|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
HM514260D Series HM51S4260D Series 262,144-word x 16-bit Dynamic RAM ADE-203-510A (Z) Rev. 1.0 Dec. 2, 1996 Description The Hitachi HM51(S)4260D is CMOS dynamic RAM organized as 262,144-word x 16-bit. HM51(S)4260D has realized higher density, higher performance and various functions by employing 0.8 m CMOS process technology and some new CMOS circuit design technologies. The HM51(S)4260D offers Fast Page Mode as a high speed access mode. Multiplexed address input permits the HM51(S)4260D to be packaged in standard 400-mil 40-pin plastic SOJ, and standard 400-mil 44-pin plastic TSOPII. Internal refresh timer enables HM51S4260D self refresh operation. Features * Single 5 V * Access time: 60 ns/70 ns/80 ns (max) * Power dissipation Active mode: 825 mW/770 mW/688 mW (max) Standby mode: 11 mW (max) 1.1 mW (max) (L-version) * Fast page mode capability 512 refresh cycles: 8 ms 128 ms (L-version) * 2 CAS byte control * 2 variations of refresh RAS-only refresh CAS-before-RAS refresh * Battery back up operation (L-version) * Self refresh operation (HM51S4260D/DL) HM514260D, HM51S4260D Series Ordering Information Type No. HM514260DJ-6 HM514260DJ-7 HM514260DJ-8 HM514260DLJ-6 HM514260DLJ-7 HM514260DLJ-8 HM51S4260DJ-6 HM51S4260DJ-7 HM51S4260DJ-8 HM51S4260DLJ-6 HM51S4260DLJ-7 HM51S4260DLJ-8 HM514260DTT-6 HM514260DTT-7 HM514260DTT-8 HM514260DLTT-6 HM514260DLTT-7 HM514260DLTT-8 HM51S4260DTT-6 HM51S4260DTT-7 HM51S4260DTT-8 HM51S4260DLTT-6 HM51S4260DLTT-7 HM51S4260DLTT-8 Access time 60 ns 70 ns 80 ns 60 ns 70 ns 80 ns 60 ns 70 ns 80 ns 60 ns 70 ns 80 ns 60 ns 70 ns 80 ns 60 ns 70 ns 80 ns 60 ns 70 ns 80 ns 60 ns 70 ns 80 ns 400-mill 44-pin plastic TSOP II (TTP-44/40DB) Package 400-mill 40-pin plastic SOJ (CP-40D) 2 HM514260D, HM51S4260D Series Pin Arrangement HM514260DJ/DLJ Series HM51S4260DJ/DLJ Series VCC I/O0 I/O1 I/O2 I/O3 VCC I/O4 I/O5 I/O6 I/O7 NC NC WE RAS NC A0 A1 A2 A3 VCC 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 24 23 22 21 VSS I/O15 I/O14 I/O13 I/O12 VSS I/O11 I/O10 I/O9 I/O8 NC LCAS UCAS OE A8 A7 A6 A5 A4 VSS HM514260DTT/DLTT Series HM51S4260DTT/DLTT Series VCC I/O0 I/O1 I/O2 I/O3 VCC I/O4 I/O5 I/O6 I/O7 1 2 3 4 5 6 7 8 9 10 44 43 42 41 40 39 38 37 36 35 VSS I/O15 I/O14 I/O13 I/O12 VSS I/O11 I/O10 I/O9 I/O8 NC NC WE RAS NC A0 A1 A2 A3 VCC 13 14 15 16 17 18 19 20 21 22 32 31 30 29 28 27 26 25 24 23 NC LCAS UCAS OE A8 A7 A6 A5 A4 VSS (Top view) (Top view) Pin Description Pin name A0 to A8 Function Address input - Row address - Column address - Refresh address Data-in/data-out Row address strobe Column address strobe Read/write enable Output enable Power (+5 V) Ground No connection A0 to A8 A0 to A8 A0 to A8 I/O0 to I/O15 RAS UCAS, LCAS WE OE VCC VSS NC 3 HM514260D, HM51S4260D Series Block Diagram I/O4 I/O4 buffer I/O5 buffer I/O6 buffer I/O7 buffer I/O3 I/O3 buffer I/O2 I/O2 buffer I/O1 I/O1 buffer I/O0 I/O0 buffer I/O15 I/O15 buffer I/O14 I/O14 buffer I/O13 I/O13 buffer I/O12 I/O12 buffer I/O11 buffer I/O11 I/O5 I/O10 I/O10 buffer I/O9 buffer I/O8 buffer I/O9 I/O6 I/O7 I/O8 Selector Selector Selector Selector I/O bus & column decoder I/O bus & column decoder I/O bus & column decoder I/O bus & column decoder 256 k memory array Mat 256 k memory array mat 256 k memory array mat 256 k memory array mat 256 k memory array mat 256 k memory array mat 256 k memory array mat Row driver Row Row driver driver Row driver Row driver Row Row driver driver Row driver 256 k memory array mat WE RAS UCAS Row Decoder & Peripheral Circuit LCAS OE Row driver Row Row driver driver Row driver Row driver Row Row driver driver Row driver I/O bus & column decoder I/O bus & column decoder I/O bus & column decoder I/O bus & column decoder 256 k memory array mat 256 k memory array mat 256 k memory array mat 256 k memory array mat 256 k memory array mat 256 k memory array mat 256 k memory array mat Row address buffer RA0 to RA8 Column address buffer CA0 to CA8 Address A0 to A8 4 256 k memory array mat HM514260D, HM51S4260D Series Operation Mode The HM51(S)4260D series has the following 11 operation modes. 1. Read cycle 2. Early write cycle 3. Delayed write cycle 4. Read-modify-write cycle 5. RAS-only refresh cycle 6. CAS-before-RAS refresh cycle 7. Self refresh cycle(HM51S4260D) 8. Fast page mode read cycle 9. Fast page mode early write cycle 10. Fast page mode delayed write cycle 11. Fast page mode read-modify-write cycle Inputs RAS H H L L L L L H to L LCAS H L L L L L H H L L L L L L L H to L H to L H to L H to L L UCAS H L L L L L H L H L H to L H to L H to L H to L L H L* L* 2 2 WE D H H L* L* 2 2 OE D L L D H L to H D D Output Open Valid Valid Open Undefined Valid Open Open Operation Standby Standby Read cycle Early write cycle Delayed write cycle Read-modify-write cycle RAS-only refresh cycle CAS-before-RAS refresh cycle or Self refresh cycle (HM51S4260D) H to L D D L D H L to H H Valid Open Undefined Valid Open Fast page mode read cycle Fast page mode early write cycle Fast page mode delayed write cycle Fast page mode read-modify-write cycle Read cycle (Output disabled) H to L H Notes: 1. H: High(inactive) L: Low(active) D: H or L 2. t WCS 0 ns Early write cycle t WCS < 0 ns Delayed write cycle 3. Mode is determined by the OR function of the UCAS and LCAS. (Mode is set by the earliest of UCAS and LCAS active edge and reset by the latest of UCAS and LCAS inactive edge.) However write OPERATION and output HIZ control are done independently by each UCAS, LCAS. ex. if RAS = H to L, LCAS = L, UCAS = H, then CAS-before-RAS refresh cycle is selected. 5 HM514260D, HM51S4260D Series Absolute Maximum Ratings Parameter Voltage on any pin relative to V SS Supply voltage relative to VSS Short circuit output current Power dissipation Operating temperature Storage temperature Symbol VT VCC Iout PT Topr Tstg Value -1.0 to +7.0 -1.0 to +7.0 50 1.0 0 to +70 -55 to +125 Unit V V mA W C C Recommended DC Operating Conditions (Ta = 0 to +70C) Parameter Supply voltage Symbol VSS VCC Input high voltage Input low voltage VIH VIL Min 0 4.5 2.4 -1.0 Typ 0 5.0 -- -- Max 0 5.5 6.5 0.8 Unit V V V V Notes 2 1, 2 1 1 Notes: 1. All voltage referred to VSS 2. The supply voltage with all VCC pins must be on the same level. The supply voltage with all VSS pins must be on the same level. 6 HM514260D, HM51S4260D Series DC Characteristics (Ta = 0 to 70C, VCC = 5 V 10%, VSS = 0 V) HM514260D, HM51S4260D -6 Parameter Operating current* 1, * 2 Standby current -7 -8 Symbol Min Max Min Max Min Max Unit Test conditions I CC1 I CC2 -- -- 150 -- 2 -- 140 -- 2 -- 125 mA 2 mA RAS, UCAS or LCAS cycling t RC = min TTL interface RAS, UCAS, LCAS = VIH Dout = High-Z CMOS interface RAS, UCAS, LCAS, WE, OE V CC - 0.2 V Dout = High-Z CMOS interface RAS, UCAS, LCAS, OE, WE V CC - 0.2 V Dout = High-Z t RC = min RAS = VIH, UCAS, LCAS = VIL Dout = enable t RC = min t PC = min Standby: CMOS interface Dout = High-Z CBR refresh: tRC = 250 s t RAS 1 s, UCAS, LCAS = VIL WE, OE = VIH CMOS interface RAS, UCAS, LCAS 0.2 V, Dout = High-Z CMOS interface RAS, UCAS, LCAS 0.2 V, Dout = High-Z -- 1 -- 1 -- 1 mA Standby current (L-version) I CC2 -- 200 -- 200 -- 200 A RAS-only refresh current* 2 Standby current*1 CAS-before-RAS refresh current*2 Fast page mode current* 1, * 3 Battery backup current* 4 (Standby with CBR refresh) (L-version) Self-refresh mode current (HM51S4260D) Self-refresh mode current (HM51S4260DL) I CC3 I CC5 I CC6 I CC7 I CC10 -- -- -- -- -- 140 -- 5 -- 130 -- 5 -- 110 mA 5 mA 140 -- 150 -- 300 -- 130 -- 130 -- 300 -- 110 mA 120 mA 300 A I CC11 -- 1 -- 1 -- 1 mA I CC11 -- 200 -- 200 -- 200 A 7 HM514260D, HM51S4260D Series DC Characteristics (Ta = 0 to 70C, VCC = 5 V 10%, VSS = 0 V) (cont) HM514260D, HM51S4260D -6 Parameter Input leakage current Output leakage current -7 -8 A A V V 0 V Vin 6.5 V 0 V Vout 6.5 V, Dout = disable High Iout = -5.0 mA Low Iout = 4.2 mA Symbol Min Max Min Max Min Max Unit Test conditions I LI I LO -10 10 -10 10 2.4 0 VCC 0.4 -10 10 -10 10 2.4 0 VCC 0.4 -10 10 -10 10 2.4 0 VCC 0.4 Output high voltage VOH Output low voltage VOL Notes: 1. I CC depends on output load condition when the device is selected. ICC max is specified at the output open condition. 2. Address can be changed once or less while RAS = VIL. 3. Address can be changed once or less while UCAS and LCAS = VIH. 4. VIH V CC - 0.2 V, 0 V IL 0.2 V, Address can be changed once or less while RAS = VIL 5. All the V CC pins shall be supplied with the same voltage. And all the VSS pins shall be supplied with the same voltage. Capacitance (Ta = +25C, VCC = 5 V 10%) Parameter Input capacitance (Address) Input capacitance (Clocks) Output capacitance (Data-in, Data-out) Symbol CI1 CI2 CI/O Typ -- -- -- Max 5 7 10 Unit pF pF pF Notes 1 1 1, 2 Notes: 1. Capacitance measured with Boonton Meter or effective capacitance measuring method. 2. UCAS and LCAS = VIH to disable Dout 8 HM514260D, HM51S4260D Series AC Characteristics (Ta = 0 to 70C, VCC = 5 V 10%, VSS = 0 V) *1, *14, *15, *17, *18 Test Conditions * * * * Input rise and fall time: 5 ns Input timing reference levels: 0.8 V, 2.4 V Input levels: 0 V, 3 V Output load: 2 TTL gate + C L (100 pF) (Including scope and jig) Read, Write, Read-Modify-Write and Refresh Cycles (Common Parameters) HM514260D, HM51S4260D -6 Parameter Random read or write cycle time RAS precharge time RAS pulse width CAS pulse width Row address setup time Row address hold time Column address setup time Column address hold time RAS to CAS delay time RAS to column address delay time RAS hold time CAS hold time CAS to RAS precharge time OE to Din delay time OE delay time from Din CAS setup time from Din Transition time (rise and fall) Refresh period Refresh period (L-version) Symbol Min Max t RC t RP t RAS t CAS t ASR t RAH t ASC t CAH t RCD t RAD t RSH t CSH t CRP t ODD t DZO t DZC tT t REF t REF 110 -- 40 60 15 0 10 0 15 20 15 15 60 10 15 0 0 3 -- -- -- 10000 10000 -- -- -- -- 45 30 -- -- -- -- -- -- 50 8 128 -7 Min Max 130 -- 50 70 20 0 10 0 15 20 15 20 70 15 20 0 0 3 -- -- -- 10000 10000 -- -- -- -- 50 35 -- -- -- -- -- -- 50 8 128 -8 Min Max 150 -- 60 80 20 0 10 0 15 20 15 20 80 15 20 0 0 3 -- -- -- 10000 10000 -- -- -- -- 60 40 -- -- -- -- -- -- 50 8 128 Unit Notes ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ms ms 7 20 19 19 8 9 23 9 HM514260D, HM51S4260D Series Read Cycle HM514260D, HM51S4260D -6 Parameter Access time from RAS Access time from CAS Access time from address Access time from OE Read command setup time Read command hold time to CAS Read command hold time to RAS Column address to RAS lead time Output buffer turn-off time Output buffer turn-off to OE CAS to Din delay time Symbol Min Max t RAC t CAC t AA t OAC t RCS t RCH t RRH t RAL t OFF1 t OFF2 t CDD -- -- -- -- 0 0 0 30 0 0 15 60 15 30 15 -- -- -- -- 15 15 -- -7 Min Max -- -- -- -- 0 0 0 35 0 0 15 70 20 35 20 -- -- -- -- 15 15 -- -8 Min Max -- -- -- -- 0 0 0 40 0 0 15 80 20 40 20 -- -- -- -- 15 15 -- Unit Notes ns ns ns ns ns ns ns ns ns ns ns 6 6 2, 3 3, 4, 13 3, 5, 13 23 19 16, 20 16 Write Cycle HM514260D, HM51S4260D -6 Parameter Write command setup time Write command hold time Write command pulse width Write command to RAS lead time Write command to CAS lead time Data-in setup time Data-in hold time CAS to OE delay time Symbol Min Max t WCS t WCH t WP t RWL t CWL t DS t DH t COD 0 15 10 15 15 0 15 -- -- -- -- -- -- -- -- 0 -7 Min Max 0 15 10 20 20 0 15 -- -- -- -- -- -- -- -- 0 -8 Min Max 0 15 10 20 20 0 15 -- -- -- -- -- -- -- -- 0 Unit Notes ns ns ns ns ns ns ns ns 21 11, 21 11, 21 23 10, 19 19 10 HM514260D, HM51S4260D Series Read-Modify-Write Cycle HM514260D, HM51S4260D -6 Parameter Read-modify-write cycle time RAS to WE delay time CAS to WE delay time Column address to WE delay time OE hold time from WE Symbol Min Max t RWC t RWD t CWD t AWD t OEH 150 -- 80 35 50 15 -- -- -- -- -7 Min Max 180 -- 95 45 60 20 -- -- -- -- -8 Min Max 200 -- 105 -- 45 65 20 -- -- -- Unit Notes ns ns ns ns ns 10 10 10, 13 Refresh Cycle HM514260D, HM51S4260D -6 Parameter CAS setup time (CBR refresh cycle) CAS hold time (CBR refresh cycle) RAS precharge to CAS hold time CAS precharge time in normal mode Symbol Min Max t CSR t CHR t RPC t CPN 10 10 10 10 -- -- -- -- -7 Min Max 10 10 10 10 -- -- -- -- -8 Min Max 10 10 10 10 -- -- -- -- Unit Notes ns ns ns ns 19 20 19 22 Fast Page Mode Cycle HM514260D, HM51S4260D -6 Parameter Fast page mode cycle time Fast page mode CAS precharge time Fast page mode RAS pulse width Access time from CAS precharge RAS hold time from CAS precharge Symbol Min Max t PC t CP t RASC t ACP t RHCP 40 10 -- -- 35 -- -- -7 Min Max 45 10 -- -- -8 Min Max 50 10 -- -- Unit Notes ns ns 22 12 3, 13, 20 100000 -- 35 -- -- 40 100000 -- 40 -- -- 45 100000 ns 45 -- ns ns 11 HM514260D, HM51S4260D Series Fast Page Mode Read-Modify-Write Cycle HM514260D, HM51S4260D -6 Parameter Symbol Min Max 55 80 -- -- -7 Min Max 65 95 -- -- -8 Min Max 70 -- Unit Notes ns ns Fast page mode read-modify-write cycle t CPW CAS precharge to WE delay time Fast page mode read-modify-write cycle t PCM time 100 -- Self Refresh Mode HM51S4260D -6 Parameter RAS pulse width (self-refresh) RAS precharge time (self-refresh) CAS hold time (self-refresh) Symbol Min Max t RASS t RPS t CHS 100 -- 110 -- -50 -- -7 Min Max 100 -- 130 -- -50 -- -8 Min Max 100 -- 150 -- -50 -- Unit Notes s ns ns 21 24, 25, 26, 27 Notes: 1. AC measurements assume t T = 5 ns, VIH = 3.0 V, VIL = 0.0 V. 2. Assumes that tRCD tRCD (max) and tRAD tRAD (max). If tRCD or tRAD is greater than the maximum recommended value shown in this table, t RAC exceeds the value shown. 3. Measured with a load circuit equivalent to 2 TTL loads and 100 pF. 4. Assumes that t RCD tRCD (max) and tRAD tRAD (max). 5. Assumes that t RCD tRCD (max) and tRAD tRAD (max). 6. t OFF (max) defines the time at which the output achieves the open circuit condition and is not referred to output voltage levels. 7. VIH (min) and VIL (max) are reference levels for measuring timing of input signals. Also, transition times are measured between V IH and VIL. 8. Operation with the tRCD (max) limit insures that tRAC (max) can be met, tRCD (max) is specified as a reference point only, if t RCD is greater than the specified tRCD (max) limit, then access time is controlled exclusively by tCAC . 9. Operation with the tRAD (max) limit insures that tRAC (max) can be met, tRAD (max) is specified as a reference point only, if t RAD is greater than the specified tRAD (max) limit, then access time is controlled exclusively by tAA . 10. t WCS , t RWD, t CWD and t AWD are not restrictive operating parameters. They are included in the data sheet as electrical characteristics only: if tWCS tWCS (min), the cycle is an early write cycle and the data out pin will remain open circuit (high impedance) throughout the entire cycle; if t RWD tRWD (min), tCWD t CWD (min), tAWD tAWD (min) and tCPW tCPW (min), the cycle is a read-modify-write and the data output will contain data read from the selected cell; if neither of the above sets of conditions is satisfied, the condition of the data out (at access time) is indeterminate. 11. These parameters are referred to CAS leading edge in an early write cycle and to WE leading edge in a delayed write or a read-modify-write cycle. 12 HM514260D, HM51S4260D Series 12. t RASC defines RAS pulse width in fast page mode cycles. 13. Access time is determined by the longest among tAA, tCAC and t ACP. 14. An initial pause of 100 s is required after power up followed by a minimum of eight initialization cycles (RAS-only refresh cycle or CAS-before-RAS refresh cycle). If the internal refresh counter is used, a minimum of eight CAS-before-RAS refresh cycles is required. 15. In delayed write or read-modify-write cycles, OE must disable output buffer prior to applying data to the device. 16. Either t RCH or tRRH must be satisfied for a read cycle. 17. When both UCAS and LCAS go low at the same time, all 16-bits data are written into the device. UCAS and LCAS cannot be staggered within the same write/read cycles. 18. All the V CC and VSS pins shall be supplied with the same voltages. 19. t ASC, tCAH , t RCS , t WCS , t WCH, t CSR and t RPC are determined by the earlier falling edge of UCAS or LCAS. 20. t CRP , t CHR, t ACP tRCH and t CPW are determined by the later rising edge of UCAS or LCAS. 21. t CWL, t DH, t DS and t CHS should be satisfied by both UCAS and LCAS. 22. t CPN and t CP are determined by the time that both UCAS and LCAS are high. 23. When output buffers are enabled once, sustain the low impedance state until valid data is obtained. When output buffer is turned on and off within a very short time, generally it causes large VCC/VSS line noise, which causes to degrade VIH min/VIL max level. 24. Please do not use tRASS timing, 10 s tRASS 100 s. During this period, the device is in transition state from normal operation mode to self refresh mode. If t RASS > 100 s, then RAS precharge time should use t RPS instead of tRP. 25. If you use distributed CBR refresh mode with 15.6 s interval in normal read/write cycle, CBR refresh should be executed within 15.6 s immediately after exiting from and before entering into self refresh mode. 26. If you use RAS only refresh or CBR burst refresh mode in normal read/write cycle, 512 cycles of distributed CBR refresh with 15.6 s interval should be executed within 8 ms immediately after exiting from and before entering into the self refresh mode. 27. Repetitive self refresh mode without refreshing all memory is not allowed. Once you exit from self refresh mode, all memory cells need to be refreshed before re-entering the self refresh mode again. 28. XXX: H or L (H: VIH (Min) VIN VIH (Max), L: VIL (Min) VIN VIL (Max)) ///////: Invalid Dout When the address, clock and input pins are not described on timing waveforms, their pins must be applied V IH or VIL. 13 HM514260D, HM51S4260D Series Notes concerning 2CAS control Please do not separate the UCAS/LCAS operation timing intentionally. UCAS/LCAS are allowed under the following conditions. However skew between 1. Each of the UCAS/LCAS should satisfy the timing specifications individually. 2. Different operation mode for upper/lower byte is not allowed; such as following. RAS Delayed write UCAS Early write LCAS WE 3. Closely separated upper/lower byte control is not allowed. However when the condition (tCP tUL) is satisfied, fast page mode can be performed. RAS UCAS LCAS t UL 4. Byte control operation by remaining UCAS or LCAS high is guaranteedi 14 HM514260D, HM51S4260D Series Timing Waveforms*28 Read Cycle t RC t RAS RAS tT t RCD t CSH t RSH t CAS t RP t CRP UCAS LCAS t ASR t RAD t RAH t ASC t RAL t CAH Address Row Column t RCS t RCH WE t CAC t AA High-Z Dout t RAC t DZC Din High-Z t OAC Dout t RRH t OFF1 t OFF2 t CDD t ODD t DZO OE 15 HM514260D, HM51S4260D Series Early Write Cycle t RC t RAS RAS tT t RCD t CSH UCAS LCAS t ASR t RAH t ASC t CAH t RSH t CAS t CRP t RP Address Row Column t WCS t WCH WE t DS t DH Din Din Dout High-Z 16 HM514260D, HM51S4260D Series Delayed Write Cycle t RC t RAS t RP RAS t CSH tT t RCD UCAS LCAS t ASR t RAH t ASC t CAH Column t CWL t RWL t RSH t CAS t CRP Address Row t RCS t WP WE t DH t DS * Din Din t DZC t OEH t DZO t ODD Dout High-Z *Invalid Dout t OFF2 t COD OE * Do not enable Dout during delayed write cycle. 17 HM514260D, HM51S4260D Series Read-Modify-Write Cycle t RWC t RP RAS tT t RCD t CAS t CRP UCAS LCAS t ASR t RAD t RAH Address t ASC tCAH Row t RCS Column t CWD t AWD t CWL t RWL t WP WE t RWD t RAC t DZC Din High-Z t AA t CAC t DS t DH Din Dout t OAC Dout t OFF2 t DZO OE t ODD t OEH 18 HM514260D, HM51S4260D Series RAS-Only Refresh Cycle t RC t RAS t RP RAS tT t CRP UCAS LCAS t RAH t ASR Address Row t RPC t CRP Dout High-Z 19 HM514260D, HM51S4260D Series CAS-Before-RAS Refresh Cycle t RC t RP t RAS * t RP t RC t RAS * t RP RAS tT t RPC t CPN t RPC t CHR t CPN t CSR t CHR t CRP t CSR LCAS Address t OFF1 Dout High-Z 20 , , UCAS > * Do not extend tRAS _ tRAS (max). Untested self refresh mode may be activated and loss of data may be resulted (HM514260D/DL). HM514260D, HM51S4260D Series Fast Page Mode Read Cycle t RASC t RHCP RAS tT t CSH t RCD t CAS t CP t PC t CAS t CP t RSH t CAS t CRP t RP UCAS LCAS t RAD t ASR t RAH t ASC t CAH t ASC t CAH t ASC t RAL t CAH Address Row Column t RCS t RCS t RCH Column t RCS t RCH Column t RRH t RCH WE t CDD t DZC High-Z t ODD t CAC t AA t RAC t OFF1 Dout High-Z t DZO OE t OAC t DZO t OFF2 Dout t AA t ACP t OFF1 t DZC t CDD High-Z t CAC High-Z t CAC t AA t ACP t DZO Dout t ODD t OFF2 t OAC t OFF2 t OFF1 t ODD t DZC t CDD Din Dout t OAC 21 HM514260D, HM51S4260D Series Fast Page Mode Early Write Cycle t RASC t RP RAS t CSH tT t RCD t CAS t CP t PC t CAS t CP t RSH t CAS t CRP UCAS LCAS t ASR t RAH t ASC t CAH t ASC t CAH t ASC t CAH Address Row Column t WCS t WCH Column t WCS t WCH t WCS Column t WCH WE t DS t DS t DH t DH t DS t DH Din Din Din Din Dout High-Z 22 HM514260D, HM51S4260D Series Fast Page Mode Delayed Write Cycle t RASC t RP RAS t CSH tT t RCD UCAS LCAS t ASR t RAH t ASC t CAH t ASC t CAH t CWL t CAS t CP t PC t CAS t CP t RSH t CAS t CRP t ASC t CAH Address Row Column Column Column t CWL t RCS t WP t WP t CWL t WP t RWL WE t DH t DS t RCS t DS t DH t RCS t DS t DH Din Din Din Din t OEH Dout t ODD High-Z OE 23 HM514260D, HM51S4260D Series Fast Page Mode Read-Modify-Write Cycle t RASC RAS t RCD t CP t CAS UCAS LCAS t ASR t RAD t RAH t CAH t ASC t ACP t ASC t CAH t CAH t ASC t CAS t RP tT t PCM t CP t CAS t CRP Address Row Column t AWD t CWD t RWD t CWL t WP t RCS Column t AWD t CWD t CPW t CWL t WP Column t CPW t AWD t RCS t CWD tCWL t RWL t WP t RCS WE t CAC t DS t DH High-Z tAA t RAC tOAC Dout t DZO Dout t OFF2 t DZO t OEH t OAC Dout t OFF2 tOEH t OAC Dout t OFF2 t OEH t DZC t CAC t DS t DH t ACP t DZC High-Z t CAC t DS t DH t DZC Din Din High-Z t AA Din Din t DZO OE t ODD t ODD t ODD 24 HM514260D, HM51S4260D Series Self Refresh Cycle*24, 25, 26, 27 t RASS t RP t RPS RAS tT t RPC t CPN t CRP t CHS t CSR LCAS Address t OFF1 Dout High-Z 25 , UCAS HM514260D, HM51S4260D Series Package Dimensions HM514260DJ/DLJ Series HM51S260DJ/DLJ Series (CP-40D) Unit: mm 25.80 26.16 Max 40 21 10.16 0.13 0.74 3.50 0.26 1 20 11.18 0.13 1.30 Max 0.25 0.80 + 0.17 - 0.43 0.10 0.41 0.08 1.27 9.40 0.25 0.10 Hitachi Code JEDEC Code EIAJ Code Weight CP-40D -- SC-640 1.73 g 26 0.31 2.30 + 0.14 - HM514260D, HM51S4260D Series HM514260DTT/DLTT Series HM51S4260DTT/DLTT Series (TTP-44/40DB) Unit: mm 44 18.41 18.81 Max 35 32 23 1 0.27 0.07 0.25 0.05 10 13 0.80 0.13 M 1.005 Max 22 0.80 10.16 11.76 0.20 0 - 5 0.50 0.10 0.68 27 1.20 Max 0.145 0.05 0.125 0.04 2.40 0.10 0.13 0.05 Hitachi Code JEDEC Code EIAJ Code Weight TTP-44/40DB MO-133BA SC-504-8C 0.43 g HM514260D, HM51S4260D Series When using this document, keep the following in mind: 1. This document may, wholly or partially, be subject to change without notice. 2. All rights are reserved: No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without Hitachi's permission. 3. Hitachi will not be held responsible for any damage to the user that may result from accidents or any other reasons during operation of the user's unit according to this document. 4. Circuitry and other examples described herein are meant merely to indicate the characteristics and performance of Hitachi's semiconductor products. Hitachi assumes no responsibility for any intellectual property claims or other problems that may result from applications based on the examples described herein. 5. No license is granted by implication or otherwise under any patents or other rights of any third party or Hitachi, Ltd. 6. MEDICAL APPLICATIONS: Hitachi's products are not authorized for use in MEDICAL APPLICATIONS without the written consent of the appropriate officer of Hitachi's sales company. Such use includes, but is not limited to, use in life support systems. Buyers of Hitachi's products are requested to notify the relevant Hitachi sales offices when planning to use the products in MEDICAL APPLICATIONS. Hitachi, Ltd. Semiconductor & IC Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100, Japan Tel: Tokyo (03) 3270-2111 Fax: (03) 3270-5109 For further information write to: Hitachi America, Ltd. Semiconductor & IC Div. 2000 Sierra Point Parkway Brisbane, CA. 94005-1835 USA Tel: 415-589-8300 Fax: 415-583-4207 Hitachi Europe GmbH Electronic Components Group Continental Europe Dornacher Strae 3 D-85622 Feldkirchen Munchen Tel: 089-9 91 80-0 Fax: 089-9 29 30 00 Hitachi Europe Ltd. Electronic Components Div. Northern Europe Headquarters Whitebrook Park Lower Cookham Road Maidenhead Berkshire SL6 8YA United Kingdom Tel: 0628-585000 Fax: 0628-778322 Hitachi Asia Pte. Ltd. 16 Collyer Quay #20-00 Hitachi Tower Singapore 0104 Tel: 535-2100 Fax: 535-1533 Hitachi Asia (Hong Kong) Ltd. Unit 706, North Tower, World Finance Centre, Harbour City, Canton Road Tsim Sha Tsui, Kowloon Hong Kong Tel: 27359218 Fax: 27306071 28 HM514260D, HM51S4260D Series Revision Record Rev. 0.0 1.0 Date Apr. 3, 1996 Dec. 2, 1996 Contents of Modification Initial issue Deletion of preliminary AC Characteristics Addition of note 24 Change of note 28 Addition of note 4 to Notes concerning 2CAS control Timing Waveforms Deletion of notes about undefined pins Drawn by Approved by H. Hisakawa S. Suzuki 29 |
Price & Availability of HM514260DSERIES |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |